

# **Character Display Experiment**

Technical Email: alinx@aithtech.com Sales Email: rachel.zhou@alinx.com

## 1 Experiment Introduction

In the HDMI test experiment, the HDMI display principle and display mode are explained. This experiment introduces how to use FPGA to realize character display. Through this experiment, you can get a deeper understanding of HDMI display mode.

# 2 Experiment Principle

The experiment converts the characters into octal coe files through the character conversion tool and stores them in the ROM IP core of the single port, and then reads the converted data from the ROM and displays it on the HDMI.

## 3 Programming

For the timing of HDMI, a counter is used for line synchronization and field synchronization. The line synchronization counter is used to generate line synchronization and line effective pixels, and the field synchronization counter is used to generate field synchronization and field effective pixels.

The "timing\_gen\_xy" module defines two counters "x\_cnt" and "y\_cnt" according to the HDMI timing standard and generates "x" coordinates and "y" coordinates of the HDMI display by these two counters. The program uses "vs\_edge" and "de\_falling" to indicate the field sync start signal and the data valid end signal, respectively. The principle is as shown below:



| Signal Name | Direction | Description                         |
|-------------|-----------|-------------------------------------|
| rst_n       | in        | Asynchronous reset input, low reset |
| clk         | in        | External clock input                |
| i_hs        | in        | Line sync signal                    |
| i_vs        | in        | Field sync signal                   |



| i_de   | in  | Data valid signal        |
|--------|-----|--------------------------|
| i_data | in  | Color_bar data           |
| o_hs   | out | Output line sync signal  |
| o_vs   | out | Output field sync signal |
| o_de   | out | Output data valid signal |
| o_data | out | Output Data              |
| Х      | out | Generate X coordinates   |
| У      | out | Generate Y coordinate    |

timing\_gen\_xy Module Port

The following describes how to store the ROMIP of text information. First, you need to generate a .coe file that can be recognized by XILINX FPGA.

1. Find the "FPGA Font Extraction" tool under the Software Tools and Drivers folder.



2. Double-click the .exe file to open the tool



3. Enter the characters you want to display in the "Character Input box" of the extraction tool. The font and character height can be customized. After the setting is completed, click the "Convert" button. In the lower left corner of the interface, you can see the size of the converted character dot matrix. The width and height of the dot matrix are needed in the program.





4. Click the "Save" button to save the file to the source file directory of this routine. Note that you should select Xilinx (\*.coe) under the save type and click the "Save" button.



5. Back to the character extraction tool interface, the following dialog box appears to indicate that the save is complete, click OK, and exit.





Returning to the "osd\_display" module program, the display size of the character is set according to the width and height of the character dot matrix, and the character can be displayed at any position on the screen through the X and Y coordinates generated by the "timing\_gen\_xy" module:

```
always@(posedge pclk)
begin
    if(pos_y >= 12'd9 && pos_y <= 12'd9 + OSD_HEGIHT - 12'd1 && pos_x >= 12'd9 && pos_x <= 12'd9 +
OSD_WIDTH - 12'd1)
        region_active <= 1'b1;
else
    region_active <= 1'b0;
end</pre>
```

In addition, it has been described in the above way that the characters are converted into a dot matrix and stored in the "Rom IP" core. When the generated ".coe" file is found, it can be seen as follows:



```
1
    MEMORY_INITIALIZATION_RADIX=16;
    MEMORY_INITIALIZATION_VECTOR=
    3
    4
    7
    00, 00, 00, 0C, 38, 00, 00, E6, FF, 07, 80, 01, 00, 00, 00, 00,
    00, 00, 00, 00, 00, 00, 18, 08, FC, 0F, 01, 03, C0, 01, 7E, 00,
   ; F8, 1F, OF, FC, 3E, 7E, OO, OC, 18, 1C, OO, O6, 82, O1, CO, O1,
10
    18, 00, 80, 01, 1C, 10, 1C, 18, FC, FF, FF, 3F, 30, 06, C6, 00,
11
    CO, O1, 18, OO, 80, O1, 1C, 10, 18, O8, OO, OC, 18, OO, 30, O6,
12
    EC, 00, C0, 03, 18, 00, 80, 01, 3C, 10, 18, 0C, 00, 0C, 18, 00,
    10, 06, 78, 00, 60, 03, 18, 00, 80, 01, 34, 10, 30, 04, 00, 00,
14
   18, 00, 18, 02, 38, 00, 20, 03, 18, 00, 80, 01, 74, 10, 30, 06,
15
    00, 04, 08, 00, 18, 03, FC, 00, 20, 03, 18, 00, 80, 01, 64, 10,
   ; 60, 02, 00, 60, 00, 00, 18, 03, C6, 03, 20, 03, 18, 00, 80, 01,
17
18 : E4, 10, 60, 03, 00, C0, 00, 00, 18, 83, 01, 3F, 30, 06, 18, 00,
    80, 01, C4, 10, C0, 01, 00, 82, 03, 00, 18, 63, 38, 0C, 10, 06,
    40 00 00 04 04 44 00 04 00 08 00 00 40 40 40 00
```

The converted characters have become 8bit value files, so the settings are as follows when reading the mif file from the Rom IP core:

```
always@(posedge pclk)
begin

if(region_active_d0 == 1'b1)

if(q[osd_x[2:0]] == 1'b1)

v_data <= 24'hff0000;

else

v_data <= pos_data;

else

v_data <= pos_data;

end</pre>
```

The process of calling a single-port Rom IP core is the same as calling other IP cores. Open the "IP Catalog" and search for "Block":





Then set it to ROM in the Basic column as shown in the figure below:





The settings in the PortA Options column are as follows:



Add the osd.coe file as shown below, and click the "OK" button when finished:





The Rom IP core is instantiated in the "osd\_display" module as follows:

| Signal Name | Direction | Description                         |
|-------------|-----------|-------------------------------------|
| rst_n       | in        | Asynchronous reset input, low reset |
| pclk        | in        | External clock input                |
| i_hs        | in        | Line sync signal                    |
| i_vs        | in        | Field sync signal                   |
| i_de        | in        | Data valid signal                   |
| i_data      | in        | Color_bar data                      |
| o_hs        | out       | Output line sync signal             |
| o_vs        | out       | Output field sync signal            |
| o_de        | out       | Output data valid signal            |
| o_data      | out       | Output Data                         |

osd display Module Port

Several resolution timing parameters are preset in the program, including 2 LCD screens, to prepare for subsequent LCD verification tests.

#### 4 Experiment Result

Connect the FPGA development board and display. Refer to the "HDMI Test Experiment" tutorial for the connection method. Note that the connectors of the development board should not be hot-swapped. Download the test program and you can see the characters on the display with the color bar as the background. The development board is used as the HDMI output device and can only be displayed through an HDMI display device. Do not attempt to display it through the HDMI interface of the notebook computer, because the notebook is also an output device.



